# **ALU Design**

The following ALU design is complete, correct, and ready to be integrated into a CPU system. This ALU takes 32 bit binary numbers and can perform eight operations on them, depending on a command that is passed into them: ADD, SUB, XOR, SLT, AND, NAND, NOR, and OR. Output is the 32 bit result of the selected operation, as well as three flags that are set: carryout, overflow, and the zero flag. These flags are only set/significant when the ADD/SUB function is used, in which case carryout represents the carryout of the operation of the most significant bit, overflow determines whether the carryout is significant/problematic in a potential system, and the zero flag determines if the result is all zeros. In order to test the ALU, test cases were chosen for robust yet efficient testing on all different operations. Then, timing analysis was done in order to determine propagation delay of the ALU.

# **Implementation**



We chose to implement the ALU by reusing as many components as possible along the way. Each module always performs an operation on the two operands, and the final result is chosen

using the mux index obtained from inputting the ALU command into the lookup table. The lookup table outputs a flag that determines whether or not the operand B is inverted (used by the adder/subtractor), a flag that determines whether or not the NAND and NOR gates are inverted at their outputs to become AND and OR gates, and an index indicating which module outputs should be selected by the muxes as the final result and flags. Each module sets flags, which are set to 0 except for the case of add/subtract operations. The block diagram shows one large mux at the end, but in reality, there is one mux for each bit of the result and for each flag. Each of these muxes has 5 inputs, one for each operation module. The muxes use the address output by the ALU control lookup table to choose the correct bit.

#### **Test Benches**

#### Add

The add operation of the ALU is supposed to have the following capabilities:

- 1. Add 32-bit numbers accurately.
- 2. Set a Carryout flag appropriately.
- 3. Set an Overflow flag appropriately.
- 4. Set a Zero flag appropriately.

Test cases were chosen to test these capabilities.

Simply to test edge cases, we have inputs of all 0s and 1s to make sure our add function can handle this operation on either end (as these are the smallest and largest values that should be able to passed into our add operation.

The later tests we chose based on the Carryout and Overflow flag. We wanted all possible combinations of Carryout and Overflow and so chose four test cases that would output the following Carryout/Overflow combinations (these are commented in our code):

- Carryout = 0, Overflow = 0
- Carryout = 1, Overflow = 0
- Carryout = 0, Overflow = 1
- Carryout = 1, Overflow = 1

Later, we realized that an important part of the add operation was making sure that the Zero flag was being set correctly. The prior tests had cases where there were Zero flags of 0 and 1, but in order to add another case where the inputs weren't all 0s but it would still set another flag, another test case was added in order to test that aspect.

#### Subtract

The subtract operation of the ALU is supposed to have the following capabilities:

- 1. Subtract 32-bit numbers accurately.
- Set a Carryout flag appropriately.
- 3. Set an Overflow flag appropriately.
- 4. Set a Zero flag appropriately.

Test cases were chosen to test these capabilities.

Much like the adder, we wanted to test edge cases - which is inputs of all 0s and all 1s, as they represent the smallest and the largest values that can be sent into the ALU.

Because the Sub command of the ALU also sets Carryout, Overflow, and Zero flags, we made sure that that there were cases that had it so the following cases were tested:

- Carryout = 0, Overflow = 0
- Carryout = 1, Overflow = 0
- Carryout = 0, Overflow = 1
- Carryout = 1, Overflow = 1
- Zero = 0
- Zero = 1

We also made sure, in this subtraction test module, that we had the following combinations represented:

- positive positive = positive
- positive positive = negative
- negative negative = positive
- negative negative = negative

This was so that there would be more robust test cases with values types (e.g. negative, positive) that are likely. Also, a subtractor would have to be able to perform all of these operations correctly, so there is also that aspect of creating a functioning ALU.

#### Xor

The xor operation of the ALU should perform the following tasks:

- 1. Accurately xor two values.
  - a. 0 xor 0 is 0
  - b. 0 xor 1 is 1
  - c. 1 xor 0 is 1
  - d. 1 xor 1 is 0

We started with the edge cases of all 0s and 1s.

Xor is a bitwise operation, so each bit is xor-ed with each other for the definition above. The ALU needs a 32-bit input to work. The three input cases we chose were:

- two numbers that are the same  $\rightarrow$  xor would return all 0s
- two numbers that are completely different → xor would return all 1s
- two numbers that correspond for some of the bits → xor would return 0s and 1s, depending in the actual bits

This is so we could test the individual bit operations robustly, but also be able to test large numbers that envelop all possible combinations of 32 bit binary numbers.

### SLT

The SLT operation of the ALU should perform the following tasks:

- 1. Determine if an operand A is less than an operand B.
  - a. A < B is 1
  - b. A = B is 0
  - c. A > B is 0

To begin our testing, we started off with the edge case of A being all 0s and B being set to all 1s, and vice versa. This would represent the two largest differences between the operands.

SLT is not a bitwise operation, and instead returns a 32 bit 0 or a 32 bit 1. The cases we used to test out our SLT are the following:

- Positives
  - A > B
  - O A = B
  - A < B</p>
- Negatives
  - **A > B**
  - o **A = B**
  - **A** < **B**
- Combination of positives and negatives
  - +A > -B
  - o -A > -B
  - -A < -B

These would not only allow us to test out the three 'cases' for any less than statement (less than, equal to, or greater than), but the variety of numbers going into it means that it will test if it is able to would with all possible numbers - thereby proving that it is working.

# AND

The AND operation of the ALU should perform the following tasks:

- 1. Accurately and two values.
  - a. 0 and 0 is 0
  - b. 0 and 1 is 0
  - c. 1 and 0 is 0
  - d. 1 and 1 is 1

As per most of our tests, we AND-ed operands with the two edge cases.

AND is yet another bitwise operation. Our tests, therefore, were:

• two numbers that are the same

- two numbers that are completely different
- two numbers that correspond for some of the bits

Within these cases, we made sure to have plenty of the following operations:

- 0 and 0
- 0 and 1
- 1 and 0
- 1 and 1

This is so that not only the functionality of the AND can be tested, but it can also be stacked up against the different types of operands that could be passed into it.

### NAND

The NAND operation of the ALU should perform the following tasks:

- 1. Accurately nand two values.
  - a. 0 and 0 is 1
  - b. 0 and 1 is 1
  - c. 1 and 0 is 1
  - d. 1 and 1 is 0

The test cases were the same as the AND, with the expected output simply being the inverse of the expected output for the AND. This provided yet another way of making sure both operations were working correctly - after all, one was based on the other operation.

#### NOR

The NOR operation of the ALU should perform the following tasks:

- 1. Accurately nors two values.
  - a. 0 and 0 is 1
  - b. 0 and 1 is 0
  - c. 1 and 0 is 0
  - d. 1 and 1 is 0

The two edge cases of all 0s and all 1s being passed in were two edge cases.

NOR is a bitwise operation. Our tests model the tests for the previous bitwise operations implemented in the ALU:

- two numbers that are the same
- two numbers that are completely different
- two numbers that correspond for some of the bits

Within these cases, we made sure to have plenty of the following operations:

- 0 and 0
- 0 and 1

- 1 and 0
- 1 and 1

Therefore, not only is the operation of the NOR being tested, but it also tests whether a range of values can be passed into it accurately.

### OR

The OR operation of the ALU should perform the following tasks:

- 2. Accurately ors two values.
  - a. 0 and 0 is 0
  - b. 0 and 1 is 1
  - c. 1 and 0 is 1
  - d. 1 and 1 is 1

The test cases for the OR functionality were the same as for the NOR operation, with the expected output being the inverse of the expected output for the NOR.

The test cases were the same as the AND, with the expected output simply being the inverse of the expected output for the AND. This provided yet another way of making sure both operations were working correctly - after all, one was based on the other operation.

# **Timing Analysis**



The full run of the testbench.

# ADD/SUBTRACT

Each 1 bit full adder has a maximum propagation delay of 100 units, and the xor operation to invert B has a delay of 20 units. In total, there is a delay of 32 \* 120 = 3840 units max before a sum can be measured.

### XOR

XOR takes a delay of 20 for each bit, for a total of 640 units max before the result can be read.

# SLT

The SLT operation takes as long as the subtraction operation, plus the delay of 20 that it must take to XOR the last bit of the subtraction result with its overflow.

# AND/NAND and NOR/OR

Each AND/OR gate and each XOR gate has a delay of 20 units, so for 32 bits, the maximum delay is 1280 units.

# **Work Plan Reflection**

Before implementing a 32-bit, eight-operation ALU, we first created a work plan to better manage our work/time. Here is our original workplan:

| Task                                                        | Duration  | Date Completed          |
|-------------------------------------------------------------|-----------|-------------------------|
| Test cases of ALU and submodules                            | 2 hours   | 10/6/17                 |
| Verilog implementation of ALU                               |           |                         |
| Simple implementation (non-optimized, separated operations) | 2.5 hours | 10/8/17                 |
| Optimized implementation (reducing silicon area and delay)  | 2 hours   | 10/11/17 (stretch goal) |
| Uploading to FPGA (writing wrapper and uploading)           | 1 hour    | 10/10/17                |
| Lab 1 Report                                                | 2 hours   | 10/11/17                |

Note that in the third task, we initially thought we had to upload our ALU to the FPGA. This turned out to be *false* and didn't fit within the scope of the lab.

The following table reflects the updated tasks, the duration, and the date at which it was completed.

| Task                                                        | Duration        | Date Completed                              |
|-------------------------------------------------------------|-----------------|---------------------------------------------|
| Test cases of ALU and submodules                            | 3 hours         | 10/11/17 (added more)                       |
| Verilog implementation of ALU                               |                 |                                             |
| Simple implementation (non-optimized, separated operations) | 7 hours         | 10/12/17<br>(random bugs kept<br>appearing) |
| Optimized implementation (reducing silicon                  | Didn't complete | Didn't complete                             |

| area and delay) |         |          |
|-----------------|---------|----------|
| Lab 1 Report    | 3 hours | 10/12/17 |

As can be seen by the table, we had initially under-scoped the amount of time it would take to complete each task. This is primarily because we didn't account for small bugs. Though we accounted for bugs in the code, we were not expecting errors that would take hours to debug. This is why the Verilog implementation of the ALU took more than twice the amount of time we expected it too - because we kept on trying to fix very minor errors in the program for hours. The other tasks took only a little more time than we anticipated but not as severe as the Verilog implementation.

As for the date completed, it seems as if though everything was done last minute, but in reality this was just due to the fact that there were many random errors that we were very unsure how to fix (as we had never dealt with them before). This was especially true on the final day, because the code we had pushed the night prior had worked, and seemingly broke again after fixing another small error.

The takeaway from this is that in the future, we will spend more time in consideration of such things happening, and budget for them more carefully. Although we attempted to do that by leaving our schedules fairly free and timing our meetings around help hours, as well as doing a fair amount of work individually, it seems that still wasn't accurate to real life.